# 1 Megabit (256K x 4) VERY FAST SRAM WITH OUTPUT ENABLE - 256Kx 4VERY FAST SRAM with OUTPUT ENABLE - EQUAL CYCLE and ACCESS TIMES: 15, 20ns - LOW V<sub>CC</sub> DATA RETENTION: 2V - TRI-STATE COMMON I/O - JEDEC PLASTIC SOJ, 400 mil PACKAGE ### **DESCRIPTION** The M624256 is a 1 Megabit (1,048,567 bit) Fast CMOS SRAM, organized as 262,144 words by 4 bits. It is fabricated using SGS-THOMSON's Advanced, low power, high performance, CMOS technology. The device features fully static operation requiring no external clocks or timing strobes, with equal address access and cycle times. It requires a single $5V \pm 10\%$ supply, and all inputs and outputs are TTL compatible. Table 1. Signal Names | A0 - A17 | Address Inputs | | | | |-----------------|-----------------------|--|--|--| | DQ0 - DQ3 | Data Inputs / Outputs | | | | | Ē | Chip Enable | | | | | G | Output Enable | | | | | $\overline{W}$ | Write Enable | | | | | V <sub>CC</sub> | Supply Voltage | | | | | V <sub>SS</sub> | Ground | | | | Figure 1. Logic Diagram April 1996 1/11 Table 2. Absolute Maximum Ratings (1) | Symbol | Parameter | Value | Unit | |--------------------------------|-------------------------------|-------------------------------|------| | T <sub>A</sub> | Ambient Operating Temperature | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | °C | | V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltages | -0.5 to V <sub>CC</sub> + 0.5 | V | | V <sub>CC</sub> | Supply Voltage | –0.5 to 7 | V | | Io (3) | Output Current | 20 | mA | | P <sub>D</sub> | Power Dissipation | 1 | W | Notes: 1. Except for the rating "Operating Temperature Range" stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents - 2. Up to a maximum operating Vcc of 5.5V only. - 3. One output at a time, not to exceed 1 second duration. Table 3. Operating Modes | Mode | Ē | w | G | DQ0-DQ3 | Power | |----------|-----------------|-----------------|-----------------|-------------|---------| | Read | V <sub>IL</sub> | $V_{IH}$ | V <sub>IH</sub> | Hi-Z | Active | | Read | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Data Output | Active | | Write | V <sub>IL</sub> | VIL | Х | Data Input | Active | | Deselect | V <sub>IH</sub> | Х | Х | Hi-Z | Standby | Note: $X = V_{IH}$ or $V_{IL}$ . Figure 2. SOJ Pin Connections Warning: NC = Not Connected. #### **READ MODE** The M624256 is in the Read mode whenever Write Enable ( $\overline{W}$ ) is High with Output Enable ( $\overline{G}$ ) Low, and Chip Enable ( $\overline{E}$ ) asserted. This provides access to data from four of the 1,048,576 locations in the static memory array, specified by the 18 address inputs. Valid data will be available at the four output pins within $t_{AVQV}$ after the last stable address, providing $\overline{G}$ is Low and $\overline{E}$ is Low. If Chip Enable or Output Enable access times are not met, data access will be measured from the limiting parameter ( $t_{ELQV}$ or $t_{GLQV}$ ) rather than the address. Data out may be indeterminate at $t_{ELQX}$ and $t_{GLQX}$ , but data lines will always be valid at $t_{AVQV}$ . ## **WRITE MODE** The M624256 is in the Write mode whenever the $\overline{W}$ and $\overline{E}$ pins are Low. Either the Chip Enable input ( $\overline{E}$ ) or the Write Enable input ( $\overline{W}$ ) must be de-asserted during Address transitions for subsequent write cycles. Write begins with the concurrence of Chip Enable being active with $\overline{W}$ Low. Therefore, address setup time is referenced to Write Enable and Chip Enable as $t_{AVWL}$ and $t_{AVEL}$ respectively, Figure 3. Block Diagram # WRITE MODE (cont'd) and is determined by the latter occurring edge. The Write cycle can be terminated by the earlier rising edge of $\overline{E}$ or $\overline{W}$ . If the Output is enabled ( $\overline{E}=$ Low and $\overline{G}=$ Low), then $\overline{W}$ will return the outputs to high impedance within $t_{WLQZ}$ of its falling edge. Care must be taken to avoid bus contention in this type of operation. Data input must be valid for $t_{DVWH}$ before the rising edge of Write Enable, or for $t_{DVEH}$ before the rising edge of $\overline{E}$ whichever occurs first, and remain valid for $t_{WHDX}$ or $t_{EHDX}$ . #### **OPERATIONAL MODE** The M624256 has a Chip Enable power down feature which invokes an automatic standby mode whenever Chip Enable is de-asserted ( $\overline{E}=$ High). An Output Enable ( $\overline{G}$ ) signal provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common I/O data bus. Operational modes are determined by device control inputs $\overline{W}$ and $\overline{E}$ as summarized in the Operating Modes table. # **AC MEASUREMENT CONDITIONS** $\begin{array}{ll} \mbox{Input Rise and Fall Times} & \leq 1.5 \mbox{ns} \\ \mbox{Input Pulse Voltages} & 0 \mbox{ to } 3 \mbox{V} \\ \mbox{Input and Output Timing Ref. Voltages} & 1.5 \mbox{V} \\ \end{array}$ Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 4. AC Testing Load Circuit Table 4. Capacitance <sup>(1)</sup> $(T_A = 25 \, {}^{\circ}C, \, f = 1 \, MHz)$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------------------|-------------------------------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> <sup>(2)</sup> | Input Capacitance on all pins (except DQ) | $V_{IN} = 0V$ | | 8 | pF | | C <sub>OUT</sub> (3) | Output Capacitance | V <sub>OUT</sub> = 0V | | 8 | pF | Notes: 1. Sampled only, not 100% tested 2. Except DQ0-DQ3 3. Outputs deselected Table 5. DC Characteristics ( $T_A = 0$ to 70 °C, $V_{CC} = 5V \pm 10\%$ ) | Symbol | Parameter | Test Condition | Min | Max | Unit | |---------------------------------|----------------------------------|-----------------------------------------------------------|------|-----------------------|------| | ILI | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±5 | μΑ | | I <sub>CC1</sub> <sup>(1)</sup> | Supply Current | V <sub>CC</sub> = 5.5V, (-15) | | 175 | mA | | 1001 | очрру очноги | V <sub>CC</sub> = 5.5V, (-20) | | 140 | mA | | I <sub>CC2</sub> (2) | Supply Current (Standby)<br>TTL | $V_{CC} = 5.5V, \overline{E} = V_{IH}, f = 0$ | | 30 | mA | | Icc3 <sup>(3)</sup> | Supply Current (Standby)<br>CMOS | $V_{CC} = 5.5V, \overline{E} \ge V_{CC} - 0.2V,$<br>f = 0 | | 4 | mA | | VIL | Input Low Voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 8mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -4mA | 2.4 | | V | Notes: 1. Average AC current, Outputs open, cycling at $t_{AVAV}$ minimum 2. All other Inputs at $V_{IL} \le 0.8V$ or $V_{IH} \ge 2.2V$ 3. All other Inputs at $V_{IL} \le 0.2V$ or $V_{IH} \ge V_{CC} - 0.2V$ Table 6. Read and Standby Modes AC Characteristics ( $T_A = 0 \text{ to } 70^{\circ}\text{C}, \ V_{CC} = 5\text{V} \pm 10\%$ ) | Symbol | Parameter | | -15 | | -20 | | |-----------------------|-----------------------------------------|-----|-----|-----|-----|----| | | | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | 15 | | 20 | | ns | | t <sub>AVQV</sub> (1) | Address Valid to Output Valid | | 15 | | 20 | ns | | t <sub>ELQV</sub> (1) | Chip Enable Low to Output Valid | | 15 | | 20 | ns | | t <sub>GLQV</sub> (1) | Output Enable Low to Output Valid | | 7 | | 8 | ns | | t <sub>ELQX</sub> (2) | Chip Enable Low to Output Transition | 2 | | 2 | | ns | | t <sub>GLQX</sub> (2) | Output Enable Low to Output Transition | 0 | | 0 | | ns | | t <sub>EHQZ</sub> (2) | Chip Enable High to Output Hi-Z | 0 | 8 | 0 | 10 | ns | | t <sub>GHQZ</sub> (2) | Output Enable High to Output Hi-Z | 0 | 7 | 0 | 9 | ns | | t <sub>AXQX</sub> (1) | Address Transition to Output Transition | 3 | | 3 | | ns | | t <sub>PU</sub> (3) | Chip Enable Low to Power Up | 0 | | 0 | | ns | | t <sub>PD</sub> (3) | Chip Enable High to Power Down | | 15 | | 20 | ns | Notes: 1. C<sub>L</sub> = 30pF (see Figure 4) 2. C<sub>L</sub> = 5pF (see Figure 4) 3.Guaranteed but not tested (see Figure 7) Figure 5. Address Controlled, Read Mode AC Waveforms **Note:** $(\overline{E}) = Low, (\overline{G}) = Low, (\overline{W}) = High$ Figure 6. Chip Enable or Output Enable Controlled, Read Mode AC Waveforms **Note:** Write Enable $(\overline{W})$ = High Table 7. Write Mode AC Characteristics ( $T_A = 0$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 10\%$ ) | | | | M624256 | | | | |-----------------------|-----------------------------------------|-----|---------|-----|-----|----| | Symbol | Parameter | | -15 | | -20 | | | | | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Write Cycle Time | 15 | | 20 | | ns | | t <sub>AVWL</sub> | Address Valid to Write Enable Low | 0 | | 0 | | ns | | tavwh | Address Valid to Write Enable High | 10 | | 12 | | ns | | t <sub>AVEH</sub> | Address Valid to Chip Enable High | 11 | | 12 | | ns | | t <sub>WLWH</sub> | Write Enable Pulse Width | 10 | | 12 | | ns | | t <sub>WHAX</sub> | Write Enable High to Address Transition | 0 | | 0 | | ns | | t <sub>WHDX</sub> | Write Enable High to Input Transition | 0 | | 0 | | ns | | t <sub>EHDX</sub> | Chip Enable High to Input Transition | 0 | | 0 | | ns | | t <sub>WHQX</sub> (1) | Write Enable High to Output Transition | 0 | | 0 | | ns | | t <sub>WLQZ</sub> (1) | Write Enable Low to Output Hi-Z | 0 | 8 | 0 | 10 | ns | | t <sub>AVEL</sub> | Address Valid to Chip Enable Low | 0 | | 0 | | ns | | teleh | Chip Enable Low to Chip Enable High | 11 | | 12 | | ns | | t <sub>EHAX</sub> | Chip Enable High to Address Transition | 0 | | 0 | | ns | | t <sub>DVWH</sub> | Input Valid to Write Enable High | 8 | | 12 | | ns | | t <sub>DVEH</sub> | Input Valid to Chip Enable High | 8 | | 12 | | ns | **Note:** 1. $C_L = 5pF$ (see Figure 4) Figure 8. Write Enable Controlled, Write AC Waveforms **Note:** Output Enable $(\overline{G})$ = Low Figure 9. Chip Enable Controlled, Write AC Waveforms **Note:** Output Enable $(\overline{G})$ = High Table 8. Low $V_{CC}$ Data Retention Characteristics ( $T_A = 0$ to $70^{\circ}C$ , $V_{CC} = 2V$ to 4.5V) | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------------------|---------------------------------|------------------------------------------------------|-----|-------------------|------| | I <sub>CCDR</sub> (1) | Supply Current (Data Retention) | $V_{CC} = 3V, \overline{E} \ge V_{CC} - 0.2V, f = 0$ | | 500 | μΑ | | V <sub>DR</sub> <sup>(1)</sup> | Supply Voltage (Data Retention) | $\overline{E} \ge V_{CC} - 0.2V, f = 0$ | 2 | 4.5 | V | | t <sub>CDR</sub> (1, 2) | Chip Disable to Power Down | $\overline{E} \ge V_{CC} - 0.2V, f = 0$ | 0 | | ns | | t <sub>R</sub> <sup>(2)</sup> | Operation Recovery Time | | | t <sub>AVAV</sub> | ns | Figure 8. Low V<sub>CC</sub> Data Retention AC Waveforms Notes: 1. All other Inputs $V_{IH} \ge V_{CC} - 0.2V$ or $V_{IL} \le 0.2V$ 2. See Figure 8 for measurement points. Guaranteed but not tested ### **ORDERING INFORMATION SCHEME** For a list of available options (Speed, Package etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you. # SOJ28 - 28 lead Plastic Small Outline J-lead, 400 mils | Symb | | mm | | | inches | | | | |--------|------|-------|-------|-------|--------|-------|--|--| | Gyilib | Тур | Min | Max | Тур | Min | Max | | | | Α | | 3.33 | 3.68 | | 0.131 | 0.145 | | | | A1 | | 1.14 | 1.40 | | 0.045 | 0.055 | | | | A2 | | 2.18 | 2.29 | | 0.086 | 0.090 | | | | В | | 0.38 | 0.51 | | 0.015 | 0.020 | | | | D | | 17.81 | 18.06 | | 0.701 | 0.711 | | | | Е | | 10.03 | 10.29 | | 0.395 | 0.405 | | | | е | 1.27 | _ | _ | 0.050 | _ | _ | | | | eA | | 9.14 | 9.65 | | 0.360 | 0.380 | | | | Н | | 11.05 | 11.30 | | 0.435 | 0.445 | | | | N | | 28 | | | 28 | | | | | СР | | | 0.10 | | | 0.004 | | | SOJ28 Drawing is not to scale. Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1995 SGS-THOMSON Microelectronics - All Rights Reserved SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.